NXP Semiconductors /MIMXRT1062 /SPDIF /STC

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as STC

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (TxClk_DF_0)TxClk_DF0 (tx_all_clk_en_0)tx_all_clk_en 0 (TxClk_Source_0)TxClk_Source 0 (SYSCLK_DF_0)SYSCLK_DF

tx_all_clk_en=tx_all_clk_en_0, SYSCLK_DF=SYSCLK_DF_0, TxClk_Source=TxClk_Source_0, TxClk_DF=TxClk_DF_0

Description

SPDIFTxClk Register

Fields

TxClk_DF

Divider factor (1-128)

0 (TxClk_DF_0): divider factor is 1

1 (TxClk_DF_1): divider factor is 2

127 (TxClk_DF_127): divider factor is 128

tx_all_clk_en

Spdif transfer clock enable. When data is going to be transfered, this bit should be set to1.

0 (tx_all_clk_en_0): disable transfer clock.

1 (tx_all_clk_en_1): enable transfer clock.

TxClk_Source

no description available

0 (TxClk_Source_0): XTALOSC input (XTALOSC clock)

1 (TxClk_Source_1): tx_clk input (from SPDIF0_CLK_ROOT. See CCM.)

2 (TxClk_Source_2): tx_clk1 (from SAI1)

3 (TxClk_Source_3): tx_clk2 SPDIF_EXT_CLK, from pads

4 (TxClk_Source_4): tx_clk3 (from SAI2)

5 (TxClk_Source_5): ipg_clk input (frequency divided)

6 (TxClk_Source_6): tx_clk4 (from SAI3)

SYSCLK_DF

system clock divider factor, 2~512.

0 (SYSCLK_DF_0): no clock signal

1 (SYSCLK_DF_1): divider factor is 2

511 (SYSCLK_DF_511): divider factor is 512

Links

() ()